Welcome to Journal of Beijing Institute of Technology
CHEN He, ZHAO Zhong-wu. ASIC Design of Floating-Point FFT Processor[J]. JOURNAL OF BEIJING INSTITUTE OF TECHNOLOGY, 2004, 13(4): 389-393.
Citation: CHEN He, ZHAO Zhong-wu. ASIC Design of Floating-Point FFT Processor[J]. JOURNAL OF BEIJING INSTITUTE OF TECHNOLOGY, 2004, 13(4): 389-393.

ASIC Design of Floating-Point FFT Processor

  • An application specific integrated circuit (ASIC) design of a 1024 points floating-point fast Fourier transform(FFT) processor is presented. It can satisfy the requirement of high accuracy FFT result in related fields. Several novel design techniques for floating-point adder and multiplier are introduced in detail to enhance the speed of the system. At the same time, the power consumption is decreased. The hardware area is effectively reduced as an improved butterfly processor is developed. There is a substantial increase in the performance of the design since a pipelined architecture is adopted, and very large scale integrated (VLSI) is easy to realize due to the regularity. A result of validation using field programmable gate array (FPGA) is shown at the end. When the system clock is set to 50 MHz, 204.8 μs is needed to complete the operation of FFT computation.
  • loading

Catalog

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return
    Baidu
    map